# Jpn. J. Appl. Phys. Vol. 38 (1999) pp. L1015-L1017Part 1, No. 9AB, September 1999 # A New n-Channel Junction Field-Effect Transistor Embedded in the i Layer of a Pin Diode Hideharu Matsuura, Kenji Akatani, Michihisa Ueda, Kazushige Segawa, Hidemasa Tomozawa<sup>1</sup>, Katsuhiko Nishida<sup>1</sup> and Kazuo Taniguchi<sup>2</sup> Department of Electronics, Osaka Electro-Communication University, 18-8 Hatsu-cho, Neyagawa, Osaka 572-8530, Japan <sup>1</sup> Eniwa Research and Development Center, Kyoto Semiconductor Corporation, 385-31 Toiso, Eniwa, Hokkaido 061-1405, Japan <sup>2</sup> Department of Materials Science, Osaka Electro-Communication University, 18-8 Hatsu-cho, Neyagawa, Osaka 572-8530, Japan (Received June 9, 1999; accepted for publication July 12, 1999) We experimentally confirmed a basic operation of the n-channel junction field-effect transistor (JFET) embedded in the i layer (n<sup>-</sup> substrate) of a pin diode for X-ray detectors, which was proposed in Jpn. J. Appl. Phys. **37** (1998) L115. To electrically isolate the n-channel from the n<sup>-</sup> substrate, a p<sup>+</sup> ring is formed around the JFET and is reverse-biased, instead of a deep p layer under the n-channel (i.e., the conventional structure). In the proposed structure, only one type of donor is ion-implanted in the n-channel, while in the conventional structure, both donor and acceptor are ion-implanted there. For the first time, the role of the p<sup>+</sup> ring in the electrical characteristics of the n-channel JFET is experimentally elucidated. KEYWORDS: JFET, n-channel, new structure, front-end preamplifier for X-ray detectors, SDD, JFET embedded in pin diode #### 1. Introduction Silicon drift detectors (SDDs) enable the realization of large-area X-ray detectors with spectroscopic energy resolution.<sup>1,2)</sup> Since X-ray detectors are very sensitive to noise, we should avoid placing a long wire between a pin diode for an X-ray detector (X-ray pin diode) and a front-end junction field-effect transistor (JFET). For this reason, it is necessary to embed a JFET in the substrate (i layer) of the X-ray pin diode. To take advantage of the electron mobility, which is much higher than the hole mobility, we should select an n-channel JFET as well as a high-resistivity n-type substrate (n<sup>-</sup> substrate). The schematic cross section of the proposed SDD is shown in Fig. 1, and the top view around the center is shown in Fig. 2. To reduce the capacitance of the X-ray pin diode, the area of the $n^+$ layer (anode)<sup>3)</sup> is reduced. To form the depletion region over the whole $n^-$ substrate, a high reverse-bias voltage $(V_c)$ is applied to the $p^+$ layer (cathode)<sup>3)</sup> of the X-ray pin diode. To effectively collect electrons produced by X-rays at the anode, several $p^+$ rings are formed at the surface and are reverse-biased. For example, -20 V and -100 V are applied to the innermost and outermost $p^+$ rings, respectively, at $V_c = -100 \text{ V}$ . To fabricate an n-channel JFET in the n<sup>-</sup> substrate, a deep p region and a shallow n-channel region are usually formed.<sup>4,5)</sup> This is because the deep p region isolates the n-channel from the n<sup>-</sup> substrate electrically. In this conventional structure, however, ionized donors as well as ionized acceptors exist in the n-channel, suggesting that a lot of dopants generate noise<sup>6)</sup> and reduce the electron mobility in the n-channel at a low operating temperature. Instead of the deep p region under the n-channel, we have proposed a new structure of an n-channel JFET with a p<sup>+</sup> ring around the JFET,<sup>7)</sup> which is shown in Figs. 1-3. The proposed JFET is located in the innermost p<sup>+</sup> ring, as shown in Figs. 1 and 2. Because the donor density of the n<sup>-</sup> substrate is rather low (about $2 \times 10^{12}$ cm<sup>-3</sup>), the depletion region formed by the reverse-biased p<sup>+</sup> ring spreads over the bottom of the n-channel. This is why it separates the n-channel from the n<sup>-</sup> substrate electrically. As a result, the p<sup>+</sup> ring acts as a bottom gate of a four-terminal JFET which has a front gate and a bottom gate. In this letter, we experimentally investigate the role of the reverse-biased p<sup>+</sup> ring in determining the electrical characteristics of the n-channel JFET. ### 2. Experimental To form an n-channel in an n<sup>-</sup> substrate of Si with a donor density of $2\times 10^{12}~\rm cm^{-3}$ , phosphorus (P) of $2\times 10^{10}~\rm cm^{-2}$ or $8\times 10^{10}~\rm cm^{-2}$ was ion-implanted with 500 keV. The peak position of the P distribution in Si was calculated to be about 0.8 $\mu$ m from the surface, and the peak densities for the two types of doses were calculated to be about $5\times 10^{14}~\rm cm^{-3}$ and $2\times 10^{15}~\rm cm^{-3}$ , respectively. Two 0.2- $\mu$ m-thick n<sup>+</sup> layers (source and drain) were formed by the thermal diffusion of P. Then, two 0.15- $\mu$ m-thick p<sup>+</sup> layers (gate and ring) were formed by the thermal diffusion of boron (B). Each size of JFET is shown in Fig. 3. The gate length and width were 8 $\mu$ m and 144 $\mu$ m, respectively. The electrical measurement was carried out using three Keithley 236 Source Measure Units. ## 3. Results and Discussion Figure 4 shows the influence of the p<sup>+</sup> ring voltage $(V_{\rm ring})$ as well as the gate voltage $(V_{\rm G})$ on the drain current $(I_{\rm D})$ at the drain-source voltage $(V_{\rm DS})$ of 4 V for the dose of $8 \times 10^{10}~{\rm cm}^{-2}$ . In the figure, the solid and broken lines represent the $I_{\rm D}-V_{\rm ring}$ characteristics at $V_{\rm G} = 0$ V and the $I_{\rm D} - V_{\rm G}$ characteristics at $V_{\rm ring} = 0$ V, respectively. First, we discuss the electrical isolation of the n-channel from the $n^-$ substrate due to the reverse-biased $p^+$ ring. As is clear from the solid line, $V_{\text{ring}}$ influenced $I_{\text{D}}$ , indicating that the $p^+$ ring affects the n-channel depth. As a result, the $p^+$ ring behaves exactly like a bottom gate of the four-terminal JFET, as proposed in our previous paper. From the standpoint of the $I_{\text{D}} - V_{\text{ring}}$ characteristics, therefore, the n-channel is electrically isolated from the $n^-$ substrate when the $p^+$ ring is reverse-biased. The value of $I_{\rm D}$ decreased with $V_{\rm G}$ from -3 V to -17 V more slowly than it did with $V_{\rm ring}$ . This suggests that at $V_{\rm ring}=0$ V, the depletion region formed by the p<sup>+</sup> ring does not spread over the entire bottom area of the n-channel. Since the electronic built-in barrier between the n-channel and the n<sup>-</sup> substrate is low, $I_{\rm D}$ consists of two types of currents through the n-channel as well as the n<sup>-</sup> substrate just under the n-channel. On the other hand, at $V_{\rm G} < -17$ V, $I_{\rm D}$ increased due to the reverse-bias current between the gate and the drain. This is because at $V_{\rm G} < -17$ V, the gate current $(I_{\rm G})$ flowed and $I_{\rm G}$ was the same as $I_{\rm D}$ . Figure 5 shows the $I_{\rm D}-V_{\rm DS}$ characteristics for 11 $V_{\rm G}$ at $V_{\rm ring}=-20$ V. According to the simulation, the depletion region in the n<sup>-</sup> substrate spreads over about 100 $\mu{\rm m}$ at $V_{\rm ring}=-20$ V. As is clear from the figure, the typical $I_{\rm D}-V_{\rm DS}$ characteristics were obtained, and the saturation of $I_{\rm D}$ appeared clearly, indicating that the pinch-off occurred. Therefore, from the viewpoint of the $I_{\rm D}-V_{\rm DS}$ characteristics also, we have experimentally demonstrated that the reverse-biased p<sup>+</sup> ring can separate the n-channel from the n<sup>-</sup> substrate electrically. The electrical characteristics of the JFET for the dose of $2\times10^{10}~\rm cm^{-2}$ were also measured. The pinch-off $V_{\rm ring}$ for the dose of $2\times10^{10}~\rm cm^{-2}$ was about $-7~\rm V$ , while the pinch-off $V_{\rm ring}$ for the dose of $8\times10^{10}~\rm cm^{-2}$ was less than $-20~\rm V$ . Under the conditions of $V_{\rm DS}=4$ V, $V_{\rm G}=0$ V and $V_{\rm ring}=0$ V, $I_{\rm D}$ was in the linear region, and the values of $I_{\rm D}$ were 2.6 $\mu{\rm A}$ and 11.4 $\mu{\rm A}$ for the doses of $2\times10^{10}~{\rm cm^{-2}}$ and $8\times10^{10}~{\rm cm^{-2}}$ , respectively. The ratio of the latter $I_{\rm D}$ to the former $I_{\rm D}$ was 4.4. This ratio is reasonable because in the linear region, $I_{\rm D}$ is proportional to the donor density in the n-channel.<sup>8)</sup> Since X-ray pin diodes are operated at a low temperature in order to avoid thermal noise, $I_D$ should be low in order to avoid generation of heat. On the other hand, when $I_{\rm D}$ is low, it is difficult to obtain high transconductance $(g_{\rm m} = \partial I_{\rm D}/\partial V_{\rm G})$ . In order to obtain a high amplification factor, we propose the combination of the front-end JFET and a constant-current JFET in the innermost p<sup>+</sup> ring, as shown in Fig. 6, where the sizes of the two JFETs are the same. To obtain a constant current, the gate is connected to the source in the constantcurrent JFET. Since the input voltage $(V_{\rm in})$ is around 0 V in the operating condition, the output voltage $(V_{\text{out}})$ is around half of the supplied voltage $(V_{\rm CC})$ . In the saturation region, the small $\Delta V_{\rm in}$ can be converted into the large $\Delta V_{\rm out}$ . For example, $\Delta V_{\rm out}/\Delta V_{\rm in}$ is estimated to be around 40 at $V_{\rm CC} = 8$ V using the $I_{\rm D} - V_{\rm DS}$ curve at $V_{\rm G} = 0$ V shown in Fig. 5. The lower the slope of $I_{\rm D}$ in the saturation region, the more $\Delta V_{\rm out}/\Delta V_{\rm in}$ is enhanced. According to the above discussion, the fabrication of the front-end JFET and the constant-current JFET are in progress. Moreover, in order to confirm the reduction of noise, SDDs with the two types of JFETs are being fabricated. # 4. Conclusion We investigated the role of the p<sup>+</sup> ring in the n-channel JFET proposed in our previous paper. In the JFET, instead of the deep p region under the n-channel, the p<sup>+</sup> ring is located around the n-channel. For the first time, we experimentally proved that the reverse-biased p<sup>+</sup> ring can separate the n-channel from the n<sup>-</sup> substrate electrically and that it acts as a bottom gate of the four-terminal JFET which has a front gate and a bottom gate. ### Acknowledgements We would like to express our gratitude to Mr. T. Utaka of Rigaku Industrial Corporation for his support during this work. This work is partially supported by Japan Science and Technology Corporation. # References - See, for example, Nucl. Instrum. & Methods in Phys. Res. A377 (1996) 346. - R. Hartmann, D. Hauff, S. Krisch, P. Lechner, G. Lutz, R. H. Seitz, L. Strüder, G. Bertuccio, L. Fasoli, C. Fiorini, E. Gatti, A. Longoni, E. Pinotti and M. Sampietro: Technical Dig. Int. Electron Devices Lett. 10 (1989) 91. - 3) In the case of detectors for high-energy physics applications, the electrode where electrons or holes are collected is called an anode or a cathode. Therefore, in this letter, the negatively biased p<sup>+</sup> layer is referred to as a cathode and the n<sup>+</sup> layer is called an anode, although the p<sup>+</sup> and n<sup>+</sup> layers in a pin diode are usually called an anode and a cathode, respectively. - V. Radeka, P. Rehak, S. Rescia, E. Gatti, A. Longoni, M. Sampietro, G. Bertuccio, P. Holl, L. Strüder and J. Kemmer: IEEE Electron Device Lett. 2 (1989) 91. - G. Bertuccio, L. Fasoli, C. Fiorini, E. Gatti, A. Longoni, M. Sampietro, D. Hauff, J. Kemmer and R. Richter: Nucl. Instrum. & Methods in Phys. Res. A377 (1996) 352. - K. Kandiah and F. B. Whiting: Nucl. Instrum. & Methods in Phys. Res. A326 (1993) 49. - H. Matsuura and K. Nishida: Jpn. J. Appl. Phys. 37 (1998) L115. - R. F. Pierret: Semiconductor Device Fundamentals (Addison-Wesley, Massachusetts, 1996) p. 540. #### Figure captions - Fig. 1. Schematic cross section of the X-ray pin diode with the proposed n-channel JFET. - Fig. 2. Schematic top view around the center with the proposed n-channel JFET. - Fig. 3. Schematic cross section of the proposed n-channel JFET in the n-substrate - Fig. 4. Dependence of $I_{\rm D}$ on the reverse bias of the p<sup>+</sup> ring (solid line) or the gate (broken line) at $V_{\rm DS}=4$ V. - Fig. 5. $I_{\rm D}-V_{\rm DS}$ characteristics for 11 $V_{\rm G}$ at $V_{\rm ring}=-20$ V. - Fig. 6. Front-end JFET and constant-current JFET: (a) schematic top view and (b) electrical circuit diagram.